AD9510 Datasheet Comparison to ADIsimCLK CLK INPUT = 622.08MHz File: AD9510_622_08_LVPECL_LVDS.clk

advertisement
AD9510 Datasheet Comparison to ADIsimCLK
CLK INPUT = 622.08MHz
File: AD9510_622_08_LVPECL_LVDS.clk
In this design file the ADIsimCLK predicted performance for the AD9510, 1.2GHz, 8-channel Clock
Distribution IC is compared to actual measured lab results. Graphs are provided which plot both
the ADIsimCLK phase noise curves and the AD9510 datasheet phase noise curves. Conditions
are specified below.
622.08MHz
CLK Input
Must have excellent phase noise for testing
622.08MHz
OUT0/OUT0B
differential LVPECL
155.52MHz
OUT2/OUT2B
differential LVPECL
38.88MHz
OUT3/OUT3B
differential LVPECL
622.08MHz
OUT4/OUT4B
LVDS
155.52MHz
OUT5/OUT5B
LVDS
In this example, only the distribution section of the AD9510 chip is being tested. The PLL core is
not being used.
Note that ADIsimCLK allows the user to create custom input clocks. By starting with custom
oscillators specified with high-performance, the user can determine the jitter limitation of the
AD9510 clock distribution section. This serves as a good baseline for seeing what performance is
possible. The user can then change the phase noise performance of the input clock see the impact
on output clock phase noise and jitter. For this comparison, the CLK source phase noise,
amplitude and slew rate were set to closely match the test equipment used in bench
measurements.
The notes and diagrams below describe how to configure the AD9510 for making datasheet
comparisons at 622.08MHz. For instructions on how to navigate the ADIsimCLK page tabs and
windows, please check the tutorial and help files available from the Help pulldown menu. For
details on the AD9510 functionality and performance, please consult the product datasheet.
NOTES
1) OUT0/OUT0B differential LVPECL clocks set to DIV=1 (divider bypass mode), 780mV logic
swing
2) OUT1/OUT1B disabled
3) OUT2/OUT2B differential LVPECL clocks set to DIV=4, 780mV logic swing
4) OUT3/OUT3B differential LVPECL clocks set to DIV=16, 780mV logic swing
5) OUT4/OUT4B LVDS/CMOS clock set to DIV=1 (divider bypass mode), LVDS mode, 3.5mA
current
6) OUT5/OUT5B LVDS/CMOS clock set to DIV=4, LVDS mode, 3.5mA current; optional fine delay
bypassed
7) OUT6/OUT6B disabled
8) OUT7/OUT7B disabled
7) CLK Input source is "custom" 622.08MHz with phase noise floor (PN Floor) at -174dBc/Hz in
ADIsimCLK compared to Wenzel source in lab setup.
CIRCUIT
5.1K
+3.3V
+3.3V
CPRSET
VS
VCP
CP
REFIN
REFINB
WENZEL
500-12683
622.08 MHz
FUNCTION
STATUS
CLK2
CLK2B
CLK1
CLK1B
OUT0
OUT0B
RSET
OUT1
OUT1B
4.12K
AD9510
SCLK
SDIO
SDO
CSB
622.08 MHz LVPECL
OUT2
OUT2B
155.52 MHz LVPECL
OUT3
OUT3B
38.88 MHz LVPECL
OUT4
OUT4B
622.08 MHz LVDS
OUT5
OUT5B
155.52 MHz LVDS
OUT6
OUT6B
OUT7
OUT7B
GND
OUT2 Phase Noise (LVPECL 155.52 MHz)
OUT0 Phase Noise (LVPECL 622.08 MHz)
-125
-115
AD9510 Datasheet
ADIsimCLK
-125
-130
-135
-140
-145
-150
-155
0
10
AD9510 Datasheet
ADIsimCLK
-130
Phase Noise Density (dBc/Hz)
Phase Noise Density (dBc/Hz)
-120
-135
-140
-145
-150
-155
-160
2
10
4
10
Frequency Offset (Hz)
6
10
8
10
-165
0
10
2
10
4
10
6
10
8
10
OUT3 Phase Noise (LVPECL 38.44 MHz)
-135
AD9510 Datasheet
ADIsimCLK
Phase Noise Density (dBc/Hz)
-140
-145
-150
-155
-160
-165
-170
1
10
2
10
3
10
4
5
10
10
Frequency Offset (Hz)
OUT4 Phase Noise (LVDS 622.08 MHz)
6
7
10
10
OUT5 Phase Noise (LVDS 155.52 MHz)
-100
-100
AD9510 Datasheet
ADIsimCLK
AD9510 Datasheet
ADIsimCLK
-110
Phase Noise Density (dBc/Hz)
Phase Noise Density (dBc/Hz)
-110
-120
-130
-140
-150
-160
0
10
-120
-130
-140
-150
2
10
4
10
Frequency Offset (Hz)
6
10
8
10
-160
0
10
2
10
4
10
Frequency Offset (Hz)
6
10
8
10
Download